for_decl.sv 1.6 KB
Newer Older
1 2 3 4 5
module top;

    wire [0:31] a;
    for (genvar n = 0; n < 32; n++) begin : gen_filter
        assign a[n] = n & 1;
6 7
        wire x;
        assign x = a[n];
8 9
    end

10 11
    wire [0:31] b;
    for (genvar n = 0; n < 32; n++) begin : gen_filter_other
12
        assign b[n] = ~gen_filter[n].x;
13 14
    end

15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
    initial
        for (integer i = 0; i < 32; i++)
            $display("1: ", a[i]);

    integer i = 0;
    initial
        for (; i < 32; i++)
            $display("2: ", ~a[i]);

    initial begin
        for (integer i = 0, j = 42; i < 32; i++)
            $display("3: ", ~a[i] + 5, " j=", j);
    end

    initial begin
        integer i, j;
        for (i = 0, j = 97; i < 32; i++)
            $display("4: ", ~a[i] + 10, " j=", j);
    end

    integer j = 0, k;
    initial begin
        for (; j < 4; j++) begin
            k = 0;
            for (; k < 8; k++)
                $display("5: ", ~a[j * 8 + k] + 11);
        end
    end

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
    initial begin
        integer i = 0;
        for (; i < 32; i++)
            $display("6: ", ~a[i]);
    end

    initial begin
        integer j = 0, k;
        for (; j < 4; j++) begin
            k = 0;
            for (; k < 8; k++)
                $display("7: ", ~a[j * 8 + k] + 11);
        end
    end

59 60 61 62
    initial
        for (integer i = 0; i < 32; i++)
            $display("8: ", a[i], b[i]);

63 64 65 66
    logic start;
    assign start = gen_filter[0].x;
    initial $display(start);

67 68
    logic [0:31] c;
    generate
69
        ;
70 71
        for (genvar n = 0; n < 32; n = n + 1)
            assign c[n] = n & 1;
72
        for (genvar m = 0; m < 32; m = m + 1) begin end
73 74
    endgenerate

75
endmodule