firstmatch.sv 3.45 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
module sequencer #(
	//                              01234567890123456789012345678901
	parameter [32*8-1:0] trace_a = "________________________________",
	parameter [32*8-1:0] trace_b = "________________________________",
	parameter [32*8-1:0] trace_c = "________________________________",
	parameter [32*8-1:0] trace_d = "________________________________"

) (
	input clock,
	output A, B, C, D
);
	integer t = 0;
	always @(posedge clock) t <= t + (t < 31);

	assign A = trace_a[8*(31-t) +: 8] == "-";
	assign B = trace_b[8*(31-t) +: 8] == "-";
	assign C = trace_c[8*(31-t) +: 8] == "-";
	assign D = trace_d[8*(31-t) +: 8] == "-";
endmodule

module pass_00 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-______________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-________-________________"),
		.trace_d("_______-________________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (first_match(A ##1 B [*] ##1 C) |=> D));
endmodule

module fail_01 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-______________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-________-________________"),
		.trace_d("_______-________________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (A ##1 B [*] ##1 C |=> D));
endmodule

49
module pass_02 (input clock);
50 51 52 53 54 55 56 57 58 59 60 61 62
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-___-__________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-____-___-________________"),
		.trace_d("_______-________________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (first_match(A ##1 B [*] ##1 C) |=> D));
endmodule

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
module fail_03 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-___-__________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-____-___-________________"),
		.trace_d("_______-________________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (first_match(A ##1 B [+] ##1 C) |=> D));
endmodule

module pass_04 (input clock);
78 79 80 81 82 83 84 85 86 87 88 89 90
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-__-___________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-____-___-________________"),
		.trace_d("_______-________________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (first_match(A ##1 B [*] ##1 C) |=> D));
endmodule

91
module pass_05 (input clock);
92 93 94 95 96 97 98 99 100 101 102 103
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-___-__________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-____-___-________________"),
		.trace_d("_______-____-___________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (first_match(A ##1 B [*] ##1 C) |=> D));
endmodule
104 105 106 107 108 109 110 111 112 113 114 115 116 117

module fail_06 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-____-_________________________"),
		.trace_b("__-------------_________________"),
		.trace_c("______-____-___-________________"),
		.trace_d("_______-________________________")
	) uut (clock, A, B, C, D);

	assert property (@(posedge clock) (first_match(A ##1 B [*] ##1 C) |=> D));
endmodule