write_btor.ys 967 Bytes
Newer Older
1
read_verilog -sv ../top.v
2 3
hierarchy -top top
proc
4 5 6
write_btor btor.btor
design -reset
read_verilog -sv ../top.v
7 8 9 10
synth -top top
write_btor btor1.btor
design -reset
read_verilog -sv ../top.v
11 12 13
proc_init
proc_mux
proc_dff
14
write_btor btor2.btor
15 16 17 18
design -reset
read_verilog -sv ../top.v
synth
abc
19
write_btor btor3.btor
20 21 22 23
design -reset
read_verilog -sv ../top.v
synth -top top
abc -g AND,XOR,NOR
24
write_btor btor4.btor
25 26 27 28
design -reset
read_verilog -sv ../top.v
synth -top top
abc -g ANDNOT,ORNOT
29
write_btor btor5.btor
30 31 32 33
design -reset
read_verilog -sv ../top.v
synth -top top
abc -g cmos3
34
write_btor btor6.btor
35 36 37 38
design -reset
read_verilog -sv ../top.v
abc -g AOI4
synth -top top
39
write_btor btor7.btor
40 41 42 43
design -reset
read_verilog -sv ../top.v
abc -g OAI4
synth -top top
44
write_btor btor8.btor
45 46 47
design -reset
read_verilog -sv ../top.v
aigmap
48 49
proc
write_btor btor9.btor
50
synth -top top
51
write_btor btor10.btor
52 53 54
design -reset
read_verilog  -sv ../top_clean.v
synth -top top
55
write_verilog synth.v