until.sv 2.22 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
module sequencer #(
	//                              01234567890123456789012345678901
	parameter [32*8-1:0] trace_a = "________________________________",
	parameter [32*8-1:0] trace_b = "________________________________",
	parameter [32*8-1:0] trace_c = "________________________________",
	parameter [32*8-1:0] trace_d = "________________________________"

) (
	input clock,
	output A, B, C, D
);
	integer t = 0;
	always @(posedge clock) t <= t + (t < 31);

	assign A = trace_a[8*(31-t) +: 8] == "-";
	assign B = trace_b[8*(31-t) +: 8] == "-";
	assign C = trace_c[8*(31-t) +: 8] == "-";
	assign D = trace_d[8*(31-t) +: 8] == "-";
endmodule

module pass_00 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-______________________________"),
		.trace_b("__----__________________________"),
		.trace_c("____----________________________"),
29
		.trace_d("______-_________________________")
30 31
	) uut (clock, A, B, C, D);

32
	assert property (@(posedge clock) $rose(A) |=> B ##2 C until D);
33 34 35 36 37 38 39 40 41 42
endmodule

module fail_01 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-______________________________"),
		.trace_b("__----__________________________"),
		.trace_c("____----________________________"),
43
		.trace_d("_______-________________________")
44 45
	) uut (clock, A, B, C, D);

46
	assert property (@(posedge clock) $rose(A) |=> B ##2 C until D);
47 48 49 50 51 52 53 54 55 56
endmodule

module fail_02 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-______________________________"),
		.trace_b("__----__________________________"),
		.trace_c("____----________________________"),
57
		.trace_d("______-_________________________")
58 59
	) uut (clock, A, B, C, D);

60
	assert property (@(posedge clock) $rose(A) |=> B ##2 C until_with D);
61 62 63 64 65 66 67 68 69 70
endmodule

module pass_03 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_-______________________________"),
		.trace_b("__-----_________________________"),
		.trace_c("____-----_______________________"),
71
		.trace_d("______-_________________________")
72 73
	) uut (clock, A, B, C, D);

74
	assert property (@(posedge clock) $rose(A) |=> B ##2 C until_with D);
75
endmodule