triggered.sv 2.41 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
module sequencer #(
	//                              01234567890123456789012345678901
	parameter [32*8-1:0] trace_a = "________________________________",
	parameter [32*8-1:0] trace_b = "________________________________",
	parameter [32*8-1:0] trace_c = "________________________________",
	parameter [32*8-1:0] trace_d = "________________________________"

) (
	input clock,
	output A, B, C, D
);
	integer t = 0;
	always @(posedge clock) t <= t + (t < 31);

	assign A = trace_a[8*(31-t) +: 8] == "-";
	assign B = trace_b[8*(31-t) +: 8] == "-";
	assign C = trace_c[8*(31-t) +: 8] == "-";
	assign D = trace_d[8*(31-t) +: 8] == "-";
endmodule

module pass_00 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_------------___________________"),
		.trace_b("____----------__________________"),
		.trace_c("___-_________-__________________"),
		.trace_d("____________---_________________")
	) uut (clock, A, B, C, D);

	sequence aac;
		@(posedge clock)
		A [+] ##1 C;
	endsequence

	sequence cbb;
		@(posedge clock)
		C ##1 B [+];
	endsequence

	sequence ddd;
		@(posedge clock)
		D [*3];
	endsequence

	assert property (@(posedge clock) aac.triggered && cbb.triggered |=> ddd.triggered);
endmodule

module fail_01 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_------------___________________"),
		.trace_b("____----------__________________"),
		.trace_c("___-_________-__________________"),
		.trace_d("___________---__________________")
	) uut (clock, A, B, C, D);

	sequence aac;
		@(posedge clock)
		A [+] ##1 C;
	endsequence

	sequence cbb;
		@(posedge clock)
		C ##1 B [+];
	endsequence

	sequence ddd;
		@(posedge clock)
		D [*3];
	endsequence

	assert property (@(posedge clock) aac.triggered && cbb.triggered |=> ddd.triggered);
endmodule

module pass_02 (input clock);
	wire A, B, C, D;

	sequencer #(
		//        01234567890123456789012345678901
		.trace_a("_------------___________________"),
		.trace_b("_____---------__________________"),
		.trace_c("___-_________-__________________"),
		.trace_d("________________________________")
	) uut (clock, A, B, C, D);

	sequence aac;
		@(posedge clock)
		A [+] ##1 C;
	endsequence

	sequence cbb;
		@(posedge clock)
		C ##1 B [+];
	endsequence

	sequence ddd;
		@(posedge clock)
		D [*3];
	endsequence

	assert property (@(posedge clock) aac.triggered && cbb.triggered |=> ddd.triggered);
endmodule