Skip to content
Projects
Groups
Snippets
Help
This project
Loading...
Sign in / Register
Toggle navigation
R
riscv-gcc-1
Overview
Overview
Details
Activity
Cycle Analytics
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Charts
Issues
0
Issues
0
List
Board
Labels
Milestones
Merge Requests
0
Merge Requests
0
CI / CD
CI / CD
Pipelines
Jobs
Schedules
Charts
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Charts
Create a new issue
Jobs
Commits
Issue Boards
Open sidebar
lvzhengyang
riscv-gcc-1
Commits
f06129ea
Commit
f06129ea
authored
Jan 20, 2012
by
Ramana Radhakrishnan
Committed by
Ramana Radhakrishnan
Jan 20, 2012
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
re PR target/50313 (ARM: PIC code references a non-existant label)
Fix PR target/50313 From-SVN: r183328
parent
583713e3
Hide whitespace changes
Inline
Side-by-side
Showing
3 changed files
with
53 additions
and
23 deletions
+53
-23
gcc/ChangeLog
+12
-0
gcc/config/arm/arm.c
+16
-23
gcc/config/arm/arm.md
+25
-0
No files found.
gcc/ChangeLog
View file @
f06129ea
2012-01-20 Ramana Radhakrishnan <ramana.radhakrishnan@linaro.org>
PR target/50313
* config/arm/arm.c (arm_load_pic_register): Use
gen_pic_load_addr_unified. Delete calls to gen_pic_load_addr_32bit
, gen_pic_add_dot_plus_eight and gen_pic_add_dot_plus_four.
(arm_pic_static_addr): Likewise.
(arm_rtx_costs_1): Adjust cost for UNSPEC_PIC_UNIFIED.
(arm_note_pic_base): Handle UNSPEC_PIC_UNIFIED.
* config/arm/arm.md (UNSPEC_PIC_UNIFIED): Define.
(pic_load_addr_unified): New.
2012-01-20 Andrey Belevantsev <abel@ispras.ru>
2012-01-20 Andrey Belevantsev <abel@ispras.ru>
PR target/51106
PR target/51106
...
...
gcc/config/arm/arm.c
View file @
f06129ea
...
@@ -5578,11 +5578,7 @@ arm_load_pic_register (unsigned long saved_regs ATTRIBUTE_UNUSED)
...
@@ -5578,11 +5578,7 @@ arm_load_pic_register (unsigned long saved_regs ATTRIBUTE_UNUSED)
if
(
TARGET_32BIT
)
if
(
TARGET_32BIT
)
{
{
emit_insn
(
gen_pic_load_addr_32bit
(
pic_reg
,
pic_rtx
));
emit_insn
(
gen_pic_load_addr_unified
(
pic_reg
,
pic_rtx
,
labelno
));
if
(
TARGET_ARM
)
emit_insn
(
gen_pic_add_dot_plus_eight
(
pic_reg
,
pic_reg
,
labelno
));
else
emit_insn
(
gen_pic_add_dot_plus_four
(
pic_reg
,
pic_reg
,
labelno
));
}
}
else
/* TARGET_THUMB1 */
else
/* TARGET_THUMB1 */
{
{
...
@@ -5595,10 +5591,10 @@ arm_load_pic_register (unsigned long saved_regs ATTRIBUTE_UNUSED)
...
@@ -5595,10 +5591,10 @@ arm_load_pic_register (unsigned long saved_regs ATTRIBUTE_UNUSED)
thumb_find_work_register
(
saved_regs
));
thumb_find_work_register
(
saved_regs
));
emit_insn
(
gen_pic_load_addr_thumb1
(
pic_tmp
,
pic_rtx
));
emit_insn
(
gen_pic_load_addr_thumb1
(
pic_tmp
,
pic_rtx
));
emit_insn
(
gen_movsi
(
pic_offset_table_rtx
,
pic_tmp
));
emit_insn
(
gen_movsi
(
pic_offset_table_rtx
,
pic_tmp
));
emit_insn
(
gen_pic_add_dot_plus_four
(
pic_reg
,
pic_reg
,
labelno
));
}
}
else
else
emit_insn
(
gen_pic_load_addr_thumb1
(
pic_reg
,
pic_rtx
));
emit_insn
(
gen_pic_load_addr_unified
(
pic_reg
,
pic_rtx
,
labelno
));
emit_insn
(
gen_pic_add_dot_plus_four
(
pic_reg
,
pic_reg
,
labelno
));
}
}
}
}
...
@@ -5628,20 +5624,7 @@ arm_pic_static_addr (rtx orig, rtx reg)
...
@@ -5628,20 +5624,7 @@ arm_pic_static_addr (rtx orig, rtx reg)
UNSPEC_SYMBOL_OFFSET
);
UNSPEC_SYMBOL_OFFSET
);
offset_rtx
=
gen_rtx_CONST
(
Pmode
,
offset_rtx
);
offset_rtx
=
gen_rtx_CONST
(
Pmode
,
offset_rtx
);
if
(
TARGET_32BIT
)
insn
=
emit_insn
(
gen_pic_load_addr_unified
(
reg
,
offset_rtx
,
labelno
));
{
emit_insn
(
gen_pic_load_addr_32bit
(
reg
,
offset_rtx
));
if
(
TARGET_ARM
)
insn
=
emit_insn
(
gen_pic_add_dot_plus_eight
(
reg
,
reg
,
labelno
));
else
insn
=
emit_insn
(
gen_pic_add_dot_plus_four
(
reg
,
reg
,
labelno
));
}
else
/* TARGET_THUMB1 */
{
emit_insn
(
gen_pic_load_addr_thumb1
(
reg
,
offset_rtx
));
insn
=
emit_insn
(
gen_pic_add_dot_plus_four
(
reg
,
reg
,
labelno
));
}
return
insn
;
return
insn
;
}
}
...
@@ -5684,7 +5667,7 @@ static bool
...
@@ -5684,7 +5667,7 @@ static bool
will_be_in_index_register
(
const_rtx
x
)
will_be_in_index_register
(
const_rtx
x
)
{
{
/* arm.md: calculate_pic_address will split this into a register. */
/* arm.md: calculate_pic_address will split this into a register. */
return
GET_CODE
(
x
)
==
UNSPEC
&&
XINT
(
x
,
1
)
==
UNSPEC_PIC_SYM
;
return
GET_CODE
(
x
)
==
UNSPEC
&&
(
XINT
(
x
,
1
)
==
UNSPEC_PIC_SYM
)
;
}
}
/* Return nonzero if X is a valid ARM state address operand. */
/* Return nonzero if X is a valid ARM state address operand. */
...
@@ -7648,6 +7631,15 @@ arm_rtx_costs_1 (rtx x, enum rtx_code outer, int* total, bool speed)
...
@@ -7648,6 +7631,15 @@ arm_rtx_costs_1 (rtx x, enum rtx_code outer, int* total, bool speed)
case
SET
:
case
SET
:
return
false
;
return
false
;
case
UNSPEC
:
/* We cost this as high as our memory costs to allow this to
be hoisted from loops. */
if
(
XINT
(
x
,
1
)
==
UNSPEC_PIC_UNIFIED
)
{
*
total
=
COSTS_N_INSNS
(
2
+
ARM_NUM_REGS
(
mode
));
}
return
true
;
default
:
default
:
*
total
=
COSTS_N_INSNS
(
4
);
*
total
=
COSTS_N_INSNS
(
4
);
...
@@ -10008,7 +10000,8 @@ static int
...
@@ -10008,7 +10000,8 @@ static int
arm_note_pic_base
(
rtx
*
x
,
void
*
date
ATTRIBUTE_UNUSED
)
arm_note_pic_base
(
rtx
*
x
,
void
*
date
ATTRIBUTE_UNUSED
)
{
{
if
(
GET_CODE
(
*
x
)
==
UNSPEC
if
(
GET_CODE
(
*
x
)
==
UNSPEC
&&
XINT
(
*
x
,
1
)
==
UNSPEC_PIC_BASE
)
&&
(
XINT
(
*
x
,
1
)
==
UNSPEC_PIC_BASE
||
XINT
(
*
x
,
1
)
==
UNSPEC_PIC_UNIFIED
))
return
1
;
return
1
;
return
0
;
return
0
;
}
}
...
...
gcc/config/arm/arm.md
View file @
f06129ea
...
@@ -116,6 +116,7 @@
...
@@ -116,6 +116,7 @@
; unaligned locations, on architectures which support
; unaligned locations, on architectures which support
; that.
; that.
UNSPEC_UNALIGNED_STORE ; Same for str/strh.
UNSPEC_UNALIGNED_STORE ; Same for str/strh.
UNSPEC_PIC_UNIFIED ; Create a common pic addressing form.
])
])
;; UNSPEC_VOLATILE Usage:
;; UNSPEC_VOLATILE Usage:
...
@@ -5613,6 +5614,30 @@
...
@@ -5613,6 +5614,30 @@
"operands
[
3
]
= can_create_pseudo_p () ? gen_reg_rtx (SImode) : operands
[
0
]
;"
"operands
[
3
]
= can_create_pseudo_p () ? gen_reg_rtx (SImode) : operands
[
0
]
;"
)
)
;; operand1 is the memory address to go into
;; pic_load_addr_32bit.
;; operand2 is the PIC label to be emitted
;; from pic_add_dot_plus_eight.
;; We do this to allow hoisting of the entire insn.
(define_insn_and_split "pic_load_addr_unified"
[
(set (match_operand:SI 0 "s_register_operand" "=r,r,l")
(unspec:SI
[
(match_operand:SI 1 "" "mX,mX,mX")
(match_operand:SI 2 "" "")]
UNSPEC_PIC_UNIFIED))]
"flag_pic"
"#"
"&& reload_completed"
[
(set (match_dup 0) (unspec:SI [(match_dup 1)
]
UNSPEC_PIC_SYM))
(set (match_dup 0) (unspec:SI
[
(match_dup 0) (match_dup 3)
(match_dup 2)] UNSPEC_PIC_BASE))]
"operands
[
3
]
= TARGET_THUMB ? GEN_INT (4) : GEN_INT (8);"
[
(set_attr "type" "load1,load1,load1")
(set_attr "pool_range" "4096,4096,1024")
(set_attr "neg_pool_range" "4084,0,0")
(set_attr "arch" "a,t2,t1")
(set_attr "length" "8,6,4")]
)
;; The rather odd constraints on the following are to force reload to leave
;; The rather odd constraints on the following are to force reload to leave
;; the insn alone, and to force the minipool generation pass to then move
;; the insn alone, and to force the minipool generation pass to then move
;; the GOT symbol to memory.
;; the GOT symbol to memory.
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment