Commit d866f024 by Alan Lawrence Committed by Alan Lawrence

[AArch64 array_mode 5/8] Remove V_FOUR_ELEM, again using BLKmode + set_mem_size.

	* config/aarch64/aarch64-simd.md (aarch64_simd_ld4r<mode>):
	Change operand mode from <V_FOUR_ELEM> to BLK.
	(aarch64_vec_load_lanesxi_lane<mode>): Likewise.
	(aarch64_vec_store_lanesxi_lane<mode): Likewise.
	(aarch64_ld4r<mode>): Generate MEM rtx with BLKmode, call set_mem_size.
	(aarch64_ld4_lane<mode>): Likewise.
	(aarch64_st4_lane<mode>): Likewise.
	* config/aarch64/iterators.md (V_FOUR_ELEM): Remove.

From-SVN: r227789
parent f6b4dc28
2015-09-15 Alan Lawrence <alan.lawrence@arm.com>
* config/aarch64/aarch64-simd.md (aarch64_simd_ld4r<mode>):
Change operand mode from <V_FOUR_ELEM> to BLK.
(aarch64_vec_load_lanesxi_lane<mode>): Likewise.
(aarch64_vec_store_lanesxi_lane<mode): Likewise.
(aarch64_ld4r<mode>): Generate MEM rtx with BLKmode, call set_mem_size.
(aarch64_ld4_lane<mode>): Likewise.
(aarch64_st4_lane<mode>): Likewise.
* config/aarch64/iterators.md (V_FOUR_ELEM): Remove.
2015-09-15 Richard Biener <rguenther@suse.de> 2015-09-15 Richard Biener <rguenther@suse.de>
PR middle-end/67563 PR middle-end/67563
......
...@@ -4124,7 +4124,7 @@ ...@@ -4124,7 +4124,7 @@
(define_insn "aarch64_simd_ld4r<mode>" (define_insn "aarch64_simd_ld4r<mode>"
[(set (match_operand:XI 0 "register_operand" "=w") [(set (match_operand:XI 0 "register_operand" "=w")
(unspec:XI [(match_operand:<V_FOUR_ELEM> 1 "aarch64_simd_struct_operand" "Utv") (unspec:XI [(match_operand:BLK 1 "aarch64_simd_struct_operand" "Utv")
(unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY) ] (unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY) ]
UNSPEC_LD4_DUP))] UNSPEC_LD4_DUP))]
"TARGET_SIMD" "TARGET_SIMD"
...@@ -4134,7 +4134,7 @@ ...@@ -4134,7 +4134,7 @@
(define_insn "aarch64_vec_load_lanesxi_lane<mode>" (define_insn "aarch64_vec_load_lanesxi_lane<mode>"
[(set (match_operand:XI 0 "register_operand" "=w") [(set (match_operand:XI 0 "register_operand" "=w")
(unspec:XI [(match_operand:<V_FOUR_ELEM> 1 "aarch64_simd_struct_operand" "Utv") (unspec:XI [(match_operand:BLK 1 "aarch64_simd_struct_operand" "Utv")
(match_operand:XI 2 "register_operand" "0") (match_operand:XI 2 "register_operand" "0")
(match_operand:SI 3 "immediate_operand" "i") (match_operand:SI 3 "immediate_operand" "i")
(unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)] (unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)]
...@@ -4178,11 +4178,11 @@ ...@@ -4178,11 +4178,11 @@
;; RTL uses GCC vector extension indices, so flip only for assembly. ;; RTL uses GCC vector extension indices, so flip only for assembly.
(define_insn "aarch64_vec_store_lanesxi_lane<mode>" (define_insn "aarch64_vec_store_lanesxi_lane<mode>"
[(set (match_operand:<V_FOUR_ELEM> 0 "aarch64_simd_struct_operand" "=Utv") [(set (match_operand:BLK 0 "aarch64_simd_struct_operand" "=Utv")
(unspec:<V_FOUR_ELEM> [(match_operand:XI 1 "register_operand" "w") (unspec:BLK [(match_operand:XI 1 "register_operand" "w")
(unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY) (unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)
(match_operand:SI 2 "immediate_operand" "i")] (match_operand:SI 2 "immediate_operand" "i")]
UNSPEC_ST4_LANE))] UNSPEC_ST4_LANE))]
"TARGET_SIMD" "TARGET_SIMD"
{ {
operands[2] = GEN_INT (ENDIAN_LANE_N (<MODE>mode, INTVAL (operands[2]))); operands[2] = GEN_INT (ENDIAN_LANE_N (<MODE>mode, INTVAL (operands[2])));
...@@ -4413,8 +4413,8 @@ ...@@ -4413,8 +4413,8 @@
(unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)] (unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)]
"TARGET_SIMD" "TARGET_SIMD"
{ {
machine_mode mode = <V_FOUR_ELEM>mode; rtx mem = gen_rtx_MEM (BLKmode, operands[1]);
rtx mem = gen_rtx_MEM (mode, operands[1]); set_mem_size (mem, GET_MODE_SIZE (GET_MODE_INNER (<MODE>mode)) * 4);
emit_insn (gen_aarch64_simd_ld4r<mode> (operands[0],mem)); emit_insn (gen_aarch64_simd_ld4r<mode> (operands[0],mem));
DONE; DONE;
...@@ -4643,8 +4643,8 @@ ...@@ -4643,8 +4643,8 @@
(unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)] (unspec:VALLDIF [(const_int 0)] UNSPEC_VSTRUCTDUMMY)]
"TARGET_SIMD" "TARGET_SIMD"
{ {
machine_mode mode = <V_FOUR_ELEM>mode; rtx mem = gen_rtx_MEM (BLKmode, operands[1]);
rtx mem = gen_rtx_MEM (mode, operands[1]); set_mem_size (mem, GET_MODE_SIZE (GET_MODE_INNER (<MODE>mode)) * 4);
emit_insn (gen_aarch64_vec_load_lanesxi_lane<mode> (operands[0], emit_insn (gen_aarch64_vec_load_lanesxi_lane<mode> (operands[0],
mem, mem,
...@@ -4921,8 +4921,8 @@ ...@@ -4921,8 +4921,8 @@
(match_operand:SI 2 "immediate_operand")] (match_operand:SI 2 "immediate_operand")]
"TARGET_SIMD" "TARGET_SIMD"
{ {
machine_mode mode = <V_FOUR_ELEM>mode; rtx mem = gen_rtx_MEM (BLKmode, operands[0]);
rtx mem = gen_rtx_MEM (mode, operands[0]); set_mem_size (mem, GET_MODE_SIZE (GET_MODE_INNER (<MODE>mode)) * 4);
emit_insn (gen_aarch64_vec_store_lanesxi_lane<mode> (mem, emit_insn (gen_aarch64_vec_store_lanesxi_lane<mode> (mem,
operands[1], operands[1],
......
...@@ -604,16 +604,6 @@ ...@@ -604,16 +604,6 @@
(V4HF "SF") (V8HF "SF") (V4HF "SF") (V8HF "SF")
(DF "V2DI") (V2DF "V2DI")]) (DF "V2DI") (V2DF "V2DI")])
;; Similar, for four elements.
(define_mode_attr V_FOUR_ELEM [(V8QI "SI") (V16QI "SI")
(V4HI "V4HI") (V8HI "V4HI")
(V2SI "V4SI") (V4SI "V4SI")
(DI "OI") (V2DI "OI")
(V2SF "V4SF") (V4SF "V4SF")
(V4HF "V4HF") (V8HF "V4HF")
(DF "OI") (V2DF "OI")])
;; Mode for atomic operation suffixes ;; Mode for atomic operation suffixes
(define_mode_attr atomic_sfx (define_mode_attr atomic_sfx
[(QI "b") (HI "h") (SI "") (DI "")]) [(QI "b") (HI "h") (SI "") (DI "")])
......
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment