Commit bef18c63 by Uros Bizjak Committed by Uros Bizjak

i386.md (*zero_extendsidi2): Add (*r,*k) alternative.

	* config/i386/i386.md (*zero_extendsidi2): Add (*r,*k) alternative.
	(zero_extend<mode>di2): Ditto.
	(*zero_extend<mode>si2): Ditto.
	(*zero_extendqihi2): Ditto.

From-SVN: r239672
parent 58338bac
2016-08-22 Uros Bizjak <ubizjak@gmail.com>
* config/i386/i386.md (*zero_extendsidi2): Add (*r,*k) alternative.
(zero_extend<mode>di2): Ditto.
(*zero_extend<mode>si2): Ditto.
(*zero_extendqihi2): Ditto.
2016-08-22 Joseph Myers <joseph@codesourcery.com> 2016-08-22 Joseph Myers <joseph@codesourcery.com>
PR middle-end/77269 PR middle-end/77269
......
...@@ -3696,10 +3696,10 @@ ...@@ -3696,10 +3696,10 @@
(define_insn "*zero_extendsidi2" (define_insn "*zero_extendsidi2"
[(set (match_operand:DI 0 "nonimmediate_operand" [(set (match_operand:DI 0 "nonimmediate_operand"
"=r,?r,?o,r ,o,?*Ym,?!*y,?r ,?r,?*Yi,?*x") "=r,?r,?o,r ,o,?*Ym,?!*y,?r ,?r,?*Yi,?*x,*r")
(zero_extend:DI (zero_extend:DI
(match_operand:SI 1 "x86_64_zext_operand" (match_operand:SI 1 "x86_64_zext_operand"
"0 ,rm,r ,rmWz,0,r ,m ,*Yj,*x,r ,m")))] "0 ,rm,r ,rmWz,0,r ,m ,*Yj,*x,r ,m ,*k")))]
"" ""
{ {
switch (get_attr_type (insn)) switch (get_attr_type (insn))
...@@ -3725,6 +3725,9 @@ ...@@ -3725,6 +3725,9 @@
return "%vmovd\t{%1, %0|%0, %1}"; return "%vmovd\t{%1, %0|%0, %1}";
case TYPE_MSKMOV:
return "kmovd\t{%1, %k0|%k0, %1}";
default: default:
gcc_unreachable (); gcc_unreachable ();
} }
...@@ -3732,7 +3735,7 @@ ...@@ -3732,7 +3735,7 @@
[(set (attr "isa") [(set (attr "isa")
(cond [(eq_attr "alternative" "0,1,2") (cond [(eq_attr "alternative" "0,1,2")
(const_string "nox64") (const_string "nox64")
(eq_attr "alternative" "3,7") (eq_attr "alternative" "3,7,11")
(const_string "x64") (const_string "x64")
(eq_attr "alternative" "8") (eq_attr "alternative" "8")
(const_string "x64_sse4") (const_string "x64_sse4")
...@@ -3749,6 +3752,8 @@ ...@@ -3749,6 +3752,8 @@
(const_string "ssemov") (const_string "ssemov")
(eq_attr "alternative" "8") (eq_attr "alternative" "8")
(const_string "sselog1") (const_string "sselog1")
(eq_attr "alternative" "11")
(const_string "mskmov")
] ]
(const_string "imovx"))) (const_string "imovx")))
(set (attr "prefix_extra") (set (attr "prefix_extra")
...@@ -3800,12 +3805,14 @@ ...@@ -3800,12 +3805,14 @@
"split_double_mode (DImode, &operands[0], 1, &operands[3], &operands[4]);") "split_double_mode (DImode, &operands[0], 1, &operands[3], &operands[4]);")
(define_insn "zero_extend<mode>di2" (define_insn "zero_extend<mode>di2"
[(set (match_operand:DI 0 "register_operand" "=r") [(set (match_operand:DI 0 "register_operand" "=r,*r")
(zero_extend:DI (zero_extend:DI
(match_operand:SWI12 1 "nonimmediate_operand" "<r>m")))] (match_operand:SWI12 1 "nonimmediate_operand" "<r>m,*k")))]
"TARGET_64BIT" "TARGET_64BIT"
"movz{<imodesuffix>l|x}\t{%1, %k0|%k0, %1}" "@
[(set_attr "type" "imovx") movz{<imodesuffix>l|x}\t{%1, %k0|%k0, %1}
kmov<mskmodesuffix>\t{%1, %k0|%k0, %1}"
[(set_attr "type" "imovx,mskmov")
(set_attr "mode" "SI")]) (set_attr "mode" "SI")])
(define_expand "zero_extend<mode>si2" (define_expand "zero_extend<mode>si2"
...@@ -3849,13 +3856,15 @@ ...@@ -3849,13 +3856,15 @@
(set_attr "mode" "SI")]) (set_attr "mode" "SI")])
(define_insn "*zero_extend<mode>si2" (define_insn "*zero_extend<mode>si2"
[(set (match_operand:SI 0 "register_operand" "=r") [(set (match_operand:SI 0 "register_operand" "=r,*r")
(zero_extend:SI (zero_extend:SI
(match_operand:SWI12 1 "nonimmediate_operand" "<r>m")))] (match_operand:SWI12 1 "nonimmediate_operand" "<r>m,*k")))]
"!(TARGET_ZERO_EXTEND_WITH_AND && optimize_function_for_speed_p (cfun))" "!(TARGET_ZERO_EXTEND_WITH_AND && optimize_function_for_speed_p (cfun))"
"movz{<imodesuffix>l|x}\t{%1, %0|%0, %1}" "@
[(set_attr "type" "imovx") movz{<imodesuffix>l|x}\t{%1, %0|%0, %1}
(set_attr "mode" "SI")]) kmov<mskmodesuffix>\t{%1, %0|%0, %1}"
[(set_attr "type" "imovx,mskmov")
(set_attr "mode" "SI,<MODE>")])
(define_expand "zero_extendqihi2" (define_expand "zero_extendqihi2"
[(set (match_operand:HI 0 "register_operand") [(set (match_operand:HI 0 "register_operand")
...@@ -3898,12 +3907,14 @@ ...@@ -3898,12 +3907,14 @@
; zero extend to SImode to avoid partial register stalls ; zero extend to SImode to avoid partial register stalls
(define_insn "*zero_extendqihi2" (define_insn "*zero_extendqihi2"
[(set (match_operand:HI 0 "register_operand" "=r") [(set (match_operand:HI 0 "register_operand" "=r,*r")
(zero_extend:HI (match_operand:QI 1 "nonimmediate_operand" "qm")))] (zero_extend:HI (match_operand:QI 1 "nonimmediate_operand" "qm,*k")))]
"!(TARGET_ZERO_EXTEND_WITH_AND && optimize_function_for_speed_p (cfun))" "!(TARGET_ZERO_EXTEND_WITH_AND && optimize_function_for_speed_p (cfun))"
"movz{bl|x}\t{%1, %k0|%k0, %1}" "@
[(set_attr "type" "imovx") movz{bl|x}\t{%1, %k0|%k0, %1}
(set_attr "mode" "SI")]) kmovb\t{%1, %k0|%k0, %1}"
[(set_attr "type" "imovx,mskmov")
(set_attr "mode" "SI,QI")])
(define_insn_and_split "*zext<mode>_doubleword_and" (define_insn_and_split "*zext<mode>_doubleword_and"
[(set (match_operand:DI 0 "register_operand" "=&<r>") [(set (match_operand:DI 0 "register_operand" "=&<r>")
......
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment