Commit 523d7207 by Evandro Menezes Committed by Evandro Menezes

[AArch64] Replace insn to zero up SIMD registers

gcc/
	* config/aarch64/aarch64.md
	(*movhf_aarch64): Add "movi %0, #0" to zero up register and
	remove the "fp" attributes.
	(*movsf_aarch64): Add "movi %0, #0" to zero up register and
	add the "simd" attributes.
	(*movdf_aarch64): Likewise.
	(*movtf_aarch64): Remove the "fp" attributes.
	* testsuite/gcc.target/aarch64/fmovf-zero-reg.c: Update accordingly.
	* testsuite/gcc.target/aarch64/fmovd-zero-reg.c: Likewise.

From-SVN: r235532
parent 9aa50db7
2016-04-26 Evandro Menezes <e.menezes@samsung.com>
* config/aarch64/aarch64.md
(*movhf_aarch64): Add "movi %0, #0" to zero up register and
remove the "fp" attributes.
(*movsf_aarch64): Add "movi %0, #0" to zero up register and
add the "simd" attributes.
(*movdf_aarch64): Likewise.
(*movtf_aarch64): Remove the "fp" attributes.
* testsuite/gcc.target/aarch64/fmovf-zero-reg.c: Update accordingly.
* testsuite/gcc.target/aarch64/fmovd-zero-reg.c: Likewise.
2016-04-27 David Malcolm <dmalcolm@redhat.com> 2016-04-27 David Malcolm <dmalcolm@redhat.com>
* emit-rtl.c (maybe_set_first_label_num): Strengthen param from * emit-rtl.c (maybe_set_first_label_num): Strengthen param from
......
...@@ -1178,11 +1178,12 @@ ...@@ -1178,11 +1178,12 @@
) )
(define_insn "*movhf_aarch64" (define_insn "*movhf_aarch64"
[(set (match_operand:HF 0 "nonimmediate_operand" "=w, ?r,w,w,m,r,m ,r") [(set (match_operand:HF 0 "nonimmediate_operand" "=w,w ,?r,w,w,m,r,m ,r")
(match_operand:HF 1 "general_operand" "?rY, w,w,m,w,m,rY,r"))] (match_operand:HF 1 "general_operand" "Y ,?rY, w,w,m,w,m,rY,r"))]
"TARGET_FLOAT && (register_operand (operands[0], HFmode) "TARGET_FLOAT && (register_operand (operands[0], HFmode)
|| aarch64_reg_or_fp_zero (operands[1], HFmode))" || aarch64_reg_or_fp_zero (operands[1], HFmode))"
"@ "@
movi\\t%0.4h, #0
mov\\t%0.h[0], %w1 mov\\t%0.h[0], %w1
umov\\t%w0, %1.h[0] umov\\t%w0, %1.h[0]
mov\\t%0.h[0], %1.h[0] mov\\t%0.h[0], %1.h[0]
...@@ -1191,18 +1192,18 @@ ...@@ -1191,18 +1192,18 @@
ldrh\\t%w0, %1 ldrh\\t%w0, %1
strh\\t%w1, %0 strh\\t%w1, %0
mov\\t%w0, %w1" mov\\t%w0, %w1"
[(set_attr "type" "neon_from_gp,neon_to_gp,neon_move,\ [(set_attr "type" "neon_move,neon_from_gp,neon_to_gp,neon_move,\
f_loads,f_stores,load1,store1,mov_reg") f_loads,f_stores,load1,store1,mov_reg")
(set_attr "simd" "yes,yes,yes,*,*,*,*,*") (set_attr "simd" "yes,yes,yes,yes,*,*,*,*,*")]
(set_attr "fp" "*,*,*,yes,yes,*,*,*")]
) )
(define_insn "*movsf_aarch64" (define_insn "*movsf_aarch64"
[(set (match_operand:SF 0 "nonimmediate_operand" "=w, ?r,w,w ,w,m,r,m ,r") [(set (match_operand:SF 0 "nonimmediate_operand" "=w,w ,?r,w,w ,w,m,r,m ,r")
(match_operand:SF 1 "general_operand" "?rY, w,w,Ufc,m,w,m,rY,r"))] (match_operand:SF 1 "general_operand" "Y ,?rY, w,w,Ufc,m,w,m,rY,r"))]
"TARGET_FLOAT && (register_operand (operands[0], SFmode) "TARGET_FLOAT && (register_operand (operands[0], SFmode)
|| aarch64_reg_or_fp_zero (operands[1], SFmode))" || aarch64_reg_or_fp_zero (operands[1], SFmode))"
"@ "@
movi\\t%0.2s, #0
fmov\\t%s0, %w1 fmov\\t%s0, %w1
fmov\\t%w0, %s1 fmov\\t%w0, %s1
fmov\\t%s0, %s1 fmov\\t%s0, %s1
...@@ -1212,16 +1213,18 @@ ...@@ -1212,16 +1213,18 @@
ldr\\t%w0, %1 ldr\\t%w0, %1
str\\t%w1, %0 str\\t%w1, %0
mov\\t%w0, %w1" mov\\t%w0, %w1"
[(set_attr "type" "f_mcr,f_mrc,fmov,fconsts,\ [(set_attr "type" "neon_move,f_mcr,f_mrc,fmov,fconsts,\
f_loads,f_stores,load1,store1,mov_reg")] f_loads,f_stores,load1,store1,mov_reg")
(set_attr "simd" "yes,*,*,*,*,*,*,*,*,*")]
) )
(define_insn "*movdf_aarch64" (define_insn "*movdf_aarch64"
[(set (match_operand:DF 0 "nonimmediate_operand" "=w, ?r,w,w ,w,m,r,m ,r") [(set (match_operand:DF 0 "nonimmediate_operand" "=w,w ,?r,w,w ,w,m,r,m ,r")
(match_operand:DF 1 "general_operand" "?rY, w,w,Ufc,m,w,m,rY,r"))] (match_operand:DF 1 "general_operand" "Y ,?rY, w,w,Ufc,m,w,m,rY,r"))]
"TARGET_FLOAT && (register_operand (operands[0], DFmode) "TARGET_FLOAT && (register_operand (operands[0], DFmode)
|| aarch64_reg_or_fp_zero (operands[1], DFmode))" || aarch64_reg_or_fp_zero (operands[1], DFmode))"
"@ "@
movi\\t%d0, #0
fmov\\t%d0, %x1 fmov\\t%d0, %x1
fmov\\t%x0, %d1 fmov\\t%x0, %d1
fmov\\t%d0, %d1 fmov\\t%d0, %d1
...@@ -1231,8 +1234,9 @@ ...@@ -1231,8 +1234,9 @@
ldr\\t%x0, %1 ldr\\t%x0, %1
str\\t%x1, %0 str\\t%x1, %0
mov\\t%x0, %x1" mov\\t%x0, %x1"
[(set_attr "type" "f_mcr,f_mrc,fmov,fconstd,\ [(set_attr "type" "neon_move,f_mcr,f_mrc,fmov,fconstd,\
f_loadd,f_stored,load1,store1,mov_reg")] f_loadd,f_stored,load1,store1,mov_reg")
(set_attr "simd" "yes,*,*,*,*,*,*,*,*,*")]
) )
(define_insn "*movtf_aarch64" (define_insn "*movtf_aarch64"
...@@ -1257,7 +1261,6 @@ ...@@ -1257,7 +1261,6 @@
[(set_attr "type" "logic_reg,multiple,f_mcr,f_mrc,neon_move_q,f_mcr,\ [(set_attr "type" "logic_reg,multiple,f_mcr,f_mrc,neon_move_q,f_mcr,\
f_loadd,f_stored,load2,store2,store2") f_loadd,f_stored,load2,store2,store2")
(set_attr "length" "4,8,8,8,4,4,4,4,4,4,4") (set_attr "length" "4,8,8,8,4,4,4,4,4,4,4")
(set_attr "fp" "*,*,yes,yes,*,yes,yes,yes,*,*,*")
(set_attr "simd" "yes,*,*,*,yes,*,*,*,*,*,*")] (set_attr "simd" "yes,*,*,*,yes,*,*,*,*,*,*")]
) )
......
...@@ -8,4 +8,4 @@ foo (void) ...@@ -8,4 +8,4 @@ foo (void)
bar (0.0); bar (0.0);
} }
/* { dg-final { scan-assembler "fmov\\td0, xzr" } } */ /* { dg-final { scan-assembler "movi\\td0, #0" } } */
...@@ -8,4 +8,4 @@ foo (void) ...@@ -8,4 +8,4 @@ foo (void)
bar (0.0); bar (0.0);
} }
/* { dg-final { scan-assembler "fmov\\ts0, wzr" } } */ /* { dg-final { scan-assembler "movi\\tv0\.2s, #0" } } */
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment