Commit 1eac3830 by Jakub Jelinek Committed by Jakub Jelinek

re PR target/85683 (GCC 8 stopped using RMW (Read Modify Write) instructions on x86[_64])

	PR target/85683
	* config/i386/i386.md: Add peepholes for mem {+,-,&,|,^}= x; mem != 0
	after cmpelim optimization.

	* gcc.target/i386/pr49095.c: Add -masm=att to dg-options.  Add
	scan-assembler-times checking that except for [fh]*xor other functions
	don't use any load instructions.

From-SVN: r260045
parent 41c3db9f
2018-05-08 Jakub Jelinek <jakub@redhat.com>
PR target/85683
* config/i386/i386.md: Add peepholes for mem {+,-,&,|,^}= x; mem != 0
after cmpelim optimization.
2018-05-08 Olga Makhotina <olga.makhotina@intel.com> 2018-05-08 Olga Makhotina <olga.makhotina@intel.com>
* config.gcc: Support "goldmont". * config.gcc: Support "goldmont".
......
...@@ -19286,6 +19286,37 @@ ...@@ -19286,6 +19286,37 @@
const0_rtx); const0_rtx);
}) })
;; Likewise for cmpelim optimized pattern.
(define_peephole2
[(set (match_operand:SWI 0 "register_operand")
(match_operand:SWI 1 "memory_operand"))
(parallel [(set (reg FLAGS_REG)
(compare (match_operator:SWI 3 "plusminuslogic_operator"
[(match_dup 0)
(match_operand:SWI 2 "<nonmemory_operand>")])
(const_int 0)))
(set (match_dup 0) (match_dup 3))])
(set (match_dup 1) (match_dup 0))]
"(TARGET_READ_MODIFY_WRITE || optimize_insn_for_size_p ())
&& peep2_reg_dead_p (3, operands[0])
&& !reg_overlap_mentioned_p (operands[0], operands[1])
&& !reg_overlap_mentioned_p (operands[0], operands[2])
&& ix86_match_ccmode (peep2_next_insn (1),
(GET_CODE (operands[3]) == PLUS
|| GET_CODE (operands[3]) == MINUS)
? CCGOCmode : CCNOmode)"
[(parallel [(set (match_dup 4) (match_dup 6))
(set (match_dup 1) (match_dup 5))])]
{
operands[4] = SET_DEST (XVECEXP (PATTERN (peep2_next_insn (1)), 0, 0));
operands[5]
= gen_rtx_fmt_ee (GET_CODE (operands[3]), GET_MODE (operands[3]),
copy_rtx (operands[1]), operands[2]);
operands[6]
= gen_rtx_COMPARE (GET_MODE (operands[4]), copy_rtx (operands[5]),
const0_rtx);
})
;; Likewise for instances where we have a lea pattern. ;; Likewise for instances where we have a lea pattern.
(define_peephole2 (define_peephole2
[(set (match_operand:SWI 0 "register_operand") [(set (match_operand:SWI 0 "register_operand")
...@@ -19349,6 +19380,34 @@ ...@@ -19349,6 +19380,34 @@
const0_rtx); const0_rtx);
}) })
;; Likewise for cmpelim optimized pattern.
(define_peephole2
[(parallel [(set (reg FLAGS_REG)
(compare (match_operator:SWI 2 "plusminuslogic_operator"
[(match_operand:SWI 0 "register_operand")
(match_operand:SWI 1 "memory_operand")])
(const_int 0)))
(set (match_dup 0) (match_dup 2))])
(set (match_dup 1) (match_dup 0))]
"(TARGET_READ_MODIFY_WRITE || optimize_insn_for_size_p ())
&& peep2_reg_dead_p (2, operands[0])
&& !reg_overlap_mentioned_p (operands[0], operands[1])
&& ix86_match_ccmode (peep2_next_insn (0),
(GET_CODE (operands[2]) == PLUS
|| GET_CODE (operands[2]) == MINUS)
? CCGOCmode : CCNOmode)"
[(parallel [(set (match_dup 3) (match_dup 5))
(set (match_dup 1) (match_dup 4))])]
{
operands[3] = SET_DEST (XVECEXP (PATTERN (peep2_next_insn (0)), 0, 0));
operands[4]
= gen_rtx_fmt_ee (GET_CODE (operands[2]), GET_MODE (operands[2]),
copy_rtx (operands[1]), operands[0]);
operands[5]
= gen_rtx_COMPARE (GET_MODE (operands[3]), copy_rtx (operands[4]),
const0_rtx);
})
(define_peephole2 (define_peephole2
[(set (match_operand:SWI12 0 "register_operand") [(set (match_operand:SWI12 0 "register_operand")
(match_operand:SWI12 1 "memory_operand")) (match_operand:SWI12 1 "memory_operand"))
......
2018-05-08 Jakub Jelinek <jakub@redhat.com>
PR target/85683
* gcc.target/i386/pr49095.c: Add -masm=att to dg-options. Add
scan-assembler-times checking that except for [fh]*xor other functions
don't use any load instructions.
2018-05-08 Olga Makhotina <olga.makhotina@intel.com> 2018-05-08 Olga Makhotina <olga.makhotina@intel.com>
* gcc.target/i386/builtin_target.c: Test goldmont. * gcc.target/i386/builtin_target.c: Test goldmont.
......
/* PR rtl-optimization/49095 */ /* PR rtl-optimization/49095 */
/* { dg-do compile } */ /* { dg-do compile } */
/* { dg-options "-Os -fno-shrink-wrap" } */ /* { dg-options "-Os -fno-shrink-wrap -masm=att" } */
/* { dg-additional-options "-mregparm=2" { target ia32 } } */ /* { dg-additional-options "-mregparm=2" { target ia32 } } */
void foo (void *); void foo (void *);
...@@ -71,3 +71,6 @@ G (int) ...@@ -71,3 +71,6 @@ G (int)
G (long) G (long)
/* { dg-final { scan-assembler-not "test\[lq\]" } } */ /* { dg-final { scan-assembler-not "test\[lq\]" } } */
/* The {f,h}{char,short,int,long}xor functions aren't optimized into
a RMW instruction, so need load, modify and store. FIXME eventually. */
/* { dg-final { scan-assembler-times "\\), %" 8 } } */
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment