Commit effa5d5d by Kazu Hirata Committed by Kazu Hirata

mips.md, [...]: Fix comment typos.

	* config/mips/mips.md, config/mips/sb1.md,
	config/rs6000/rs6000.c: Fix comment typos.

From-SVN: r81296
parent 2b8a92de
2004-04-29 Kazu Hirata <kazu@cs.umass.edu> 2004-04-29 Kazu Hirata <kazu@cs.umass.edu>
* config/mips/mips.md, config/mips/sb1.md,
config/rs6000/rs6000.c: Fix comment typos.
2004-04-29 Kazu Hirata <kazu@cs.umass.edu>
* builtins.c, cgraph.c, cgraphunit.c, final.c, fold-const.c: * builtins.c, cgraph.c, cgraphunit.c, final.c, fold-const.c:
Fix comment typos. Fix comment typos.
......
...@@ -5236,7 +5236,7 @@ dsrl\t%3,%3,1\n\ ...@@ -5236,7 +5236,7 @@ dsrl\t%3,%3,1\n\
;; The HI and LO registers are not truly independent. If we move an mthi ;; The HI and LO registers are not truly independent. If we move an mthi
;; instruction before an mflo instruction, it will make the result of the ;; instruction before an mflo instruction, it will make the result of the
;; mflo unpredicatable. The same goes for mtlo and mfhi. ;; mflo unpredictable. The same goes for mtlo and mfhi.
;; ;;
;; We cope with this by making the mflo and mfhi patterns use both HI and LO. ;; We cope with this by making the mflo and mfhi patterns use both HI and LO.
;; Operand 1 is the register we want, operand 2 is the other one. ;; Operand 1 is the register we want, operand 2 is the other one.
......
...@@ -204,7 +204,7 @@ ...@@ -204,7 +204,7 @@
;; ??? A simple alu insn issued on an LS unit has 0 cycle latency to an EX ;; ??? A simple alu insn issued on an LS unit has 0 cycle latency to an EX
;; insn, to a store (for data), and to an xfer insn. It has 1 cycle latency to ;; insn, to a store (for data), and to an xfer insn. It has 1 cycle latency to
;; another LS insn (excluding store data). A simple alu insn issued on an EX ;; another LS insn (excluding store data). A simple alu insn issued on an EX
;; unit has a latency of 5 cycles when the results goes to a LS unit (exluding ;; unit has a latency of 5 cycles when the results goes to a LS unit (excluding
;; store data), otherwise a latency of 1 cycle. ;; store data), otherwise a latency of 1 cycle.
;; ??? We can not handle latencies properly for simple alu instructions ;; ??? We can not handle latencies properly for simple alu instructions
......
...@@ -1678,7 +1678,7 @@ easy_fp_constant (rtx op, enum machine_mode mode) ...@@ -1678,7 +1678,7 @@ easy_fp_constant (rtx op, enum machine_mode mode)
abort (); abort ();
} }
/* Returns the constant for the splat instrunction, if exists. */ /* Returns the constant for the splat instruction, if exists. */
static int static int
easy_vector_splat_const (int cst, enum machine_mode mode) easy_vector_splat_const (int cst, enum machine_mode mode)
......
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment